

# PCB Layout and Design Guide for CH7106B HDMI to SDTV/HDTV/VGA Converter

# **1.0 Introduction**

The CH7106B is a low-cost, low-power semiconductor device, which can convert HDMI signals into CVBS/S-Video/YPbPr/VGA outputs with IIS or SPDIF audio output.

This application note focuses only on the basic PCB layout and design guidelines for CH7106B HDMI to VGA Converter. Guidelines in component placement, power supply decoupling, grounding, input /output signal interface are discussed in this document.

The discussion and figures that follow reflect and describe connections based on the 40-pin QFN package of the CH7106B. Please refer to the CH7106B datasheet for the details of the pin assignments.

# 2.0 COMPONENT PLACEMENT AND DESIGN CONSIDERATIONS

Components associated with the CH7106B should be placed as close as possible to the respective pins. The following discussion will describe guidelines on how to connect critical pins, as well as describe the guidelines for the placement and layout of components associated with these pins.

# 2.1 Power Supply Decoupling

The optimum power supply decoupling is accomplished by placing a  $0.1\mu\text{F}$  ceramic capacitor to each of the power supply pins as shown in **Figure 1**. These capacitors (C1, C2, C4, C6, C7, C9, C10, C12) should be connected as close as possible to their respective power and ground pins using short and wide traces to minimize lead inductance. Whenever possible, a physical connecting trace should connect the ground pins of the decoupling capacitors to the CH7106B ground pins, in addition to ground vias.

#### 2.1.1 Ground Pins

The grounds of the CH7106B should be connected to a common ground plane to provide a low impedance return path for the supply currents. Whenever possible, each of the CH7106B ground pins should be connected to its respective decoupling capacitor ground lead directly, then connected to the ground plane through a ground via. Short and wide traces should be used to minimize the lead inductance. Refer to **Table 1** for the Ground pins assignment.

#### 2.1.2 Power Supply Pins

The power supply includes VDDPLL, DVDD, AVCC, AVCC\_DAC, and AVDD. Refer to **Table 1** for the Power supply pins assignment. Refer to **Figure 1** for Power Supply Decoupling.

| Pin Assignment | # Of Pins | Type   | Symbol   | Description                       |
|----------------|-----------|--------|----------|-----------------------------------|
| 1              | 1         | Power  | VDDPLL   | PLL Power Supply (1.2V)           |
| 2, 18          | 2         | Power  | DVDD     | Digital supply voltage (1.2V)     |
| 3, 19          | 2         | GND    | DGND     | Digital Ground                    |
| 11, 38         | 2         | Power  | AVCC     | Analog supply voltage (3.3V)      |
| 24, 27         | 2         | Power  | AVCC_DAC | DAC power supply (2.5V~3.3V)      |
| 35             | 1         | Power  | AVDD     | HDMI receiver power supply (1.2V) |
| Thermal pad    | 1         | Ground | GND      | Power supply ground               |



**Figure 1: Power Supply Decoupling and Distribution** 

Note: All the Ferrite Beads described in this document are recommended to have an impedance of less than 0.05  $\Omega$  at DC; 23  $\Omega$  at 25MHz & 47  $\Omega$  at 100MHz. Please refer to Fair Rite part #2743019447 for details or an equivalent part can be used for the diagram.

# 2.2 Internal Reference Pins

# • RBIAS pin

This pin sets the DAC current. A 10 K $\Omega$ , 1% tolerance resistor should be connected between RBIAS and GND as shown in **Figure 2**. A smaller resistance will create more DAC current. The distance between resistor and CH7106B should be less than 6mm, the shorter and wider trace the better. For optimum performance, this signal should not overlay the analog power or analog output signals.



Figure 2: RBIAS pin connection

## 2.3 General Control Pins

#### • RB

This pin is the chip reset pin for CH7106B, which is internally pulled-up, places the device in the power on reset condition when this pin is low. A power-reset switch can be placed on the RB pin on the PCB as a hardware reset for CH7106B as shown in **Figure 3**. When the pin is high, the reset function can also be controlled through the serial port.



Figure 3: RB pin connection

#### • On chip power-on reset function's sequence

There are two methods for chip power-on reset.

1. The RB signal can be generated by on board Resistor and Capacitor delay, which can be refer to **Figure 3**. For hard ware circuit, please refer to **2.3 RB**.



Figure 4: Power-on Reset Function's Sequence on board

2. RB signal is generate by system global reset. In this case, the power supply should be valid and stable for at least 20ms before the reset signal is valid. The pulse width of valid reset signal should be at least 100us. Otherwise, the chip can't work well. The timing is shown in **Figure 5.** 



Figure 5: Power-on Reset Function's Sequence external global reset

#### Note:

- 1. The rising threshold of RB is 2.4V.
- 2. The falling threshold of RB is 0.4V.

#### • GPIO [1:0]

These pins are general-purpose input/output. Refer to reference schematic.

#### 2.4 Serial Port Control for CH7106B

#### • SPC0 and SPD0

SPD0 and SPC0 function as a serial interface where SPD0 is bi-directional data and SPC0 is an input only serial clock. In the reference design, SPD0 and SPC0 pins are pulled up to +3.3V with 6.8K resistors always as shown in **Figure 6**.

#### • DDC SCL and DDC SDA

DDC\_SCL and DDC\_SDA are used to interface with the DDC of HDMI Source or transmitter and the serial PROM. This DDC pair needs to be pulled up to 5V through 47 K $\Omega$  resistors (Refer to **Figure 6**).

#### VGA\_SCL and VGA\_SDA

VGA\_SCL and VGA\_SDA are used to interface with the DDC of VGA receiver and the serial PROM. This DDC pair needs to be pulled up to 5V through 1.8 K $\Omega$  resistors (Refer to **Figure 6**).



**Figure 6: Serial Port Control** 

#### 2.5 HDMI receiver Pins

The RCP, RCN, RD [2:0] P, RD [2:0] N signals are high frequency differential signals that need to be routed with special precautions. Since those signals are differential, they must be routed in pairs.

#### 2.5.1 Differential Pair Impedance

To match the external cable impedance and maintain the maximal energy efficiency it is important to meet the impedance target of  $100-\Omega \pm 10\%$  for the differential data/clock traces. The restriction of this impedance target is to prevent any loss of signal strengths resulting from a reflection of unwanted signals. The impedance can be acquired by proper design of trace length, trace width, signal layer thickness, board dielectric, etc. The HDMI differential pairs should be routed on the top layer directly to the HDMI connector pads if possible.

#### 2.5.2 Trace Routing Length

To prevent from capacitive and impedance loading, trace lengths should be kept as minimal as possible. Vias and bends should always be minimized; inductive effects may be introduced, causing spikes in the signals. Trace routing lengths from CH7106B to the HDMI connector are limited to a maximum of 2 inches. The CH7106B should be as close to the HDMI connector as possible.

#### 2.5.3 Length Matching for Differential Pairs

The HDMI specifies the intra-pair skew and the inter-pair skew as in **Table 2**. The intra-pair skew is the maximum allowable time difference on both low-to-high and high-to-low transitions between the true and complement signals. The inter-pair skew is the maximum allowable time difference on both low-to-high and high-to-low transitions between any two single-ended data signals that do not constitute a differential pair.

Table 2: Maximum Skews for the HDMI Transmitter

| Skew Type       | Maximum at Transmitter  |  |
|-----------------|-------------------------|--|
| Intra-Pair Skew | 0.15 T <sub>bit</sub>   |  |
| Inter-Pair Skew | 0.20 T <sub>Pixel</sub> |  |

Where  $T_{bit}$  is defined as the reciprocal of Data Transfer Rate and  $T_{Pixel}$  is defined as the reciprocal of Clock Rate. Therefore,  $T_{Pixels}$  is 10 times  $T_{bit}$ . In other words, the intra-pair length matching is much more stringent than the interpair length matching.

It is recommended that length matching of both signals of a differential pair be within 5 mils. Length matching should occur on a segment-by-segment basis. Segments might include the path between vias, resistor pads, capacitor pads, a pin, an edge-finger pad, or any combinations of them, etc. Length matching from one pair to any other should be within 100 mils.

Note that lengths should only be counted to the pins or pad edge. Additional etch within the edge-finger pad, for instance, is electrically considered part of the pad itself.

#### 2.5.4 ESD Protection for HDMI Interface

In order to minimize the hazard of ESD, a set of protection diodes are highly recommended for each HDMI input (data and clock).

International standard EN 55024:1998 establishes 4kV as the common immunity requirement for contact discharges in electronic systems. 8kV is also established as the common immunity requirement for air discharges in electronic systems. International standard EN 61000-4-2:1995 / IEC 1000-4-2:1995 establishes the immunity testing and measurement techniques.

System level ESD testing to International standard EN 61000-4-2:1995 / IEC 1000-4-2:1995 has confirmed that the proper implementation of Chrontel recommended diode protection circuitry, using BCD AT1140 diode array devices, will protect the CH7106B device from HDMI transmitter discharges of greater than 19kV (contact) and 20kV (air). The AT1140 have a typical capacitance of only 0.50pF between I/O pins. This low capacitance won't bring too much bad effect on HDMI eye diagram test.

**Figure7** (A) and (B) show the connection of HDMI connectors, including the recommended design of AT1140 diode array devices. HDMI connector is used to connect the CH7106B HDMI inputs from HDMI transmitter.



Figure 7(A): The connection of the HDMI input



Figure 7(B): The connection of the HDMI inputs—CH7106B HDMI connectors

The following is the description for each HDMI interface pins

#### • HDMI Link Data Channel (RD [2:0] P and RD [2:0] N)

These pins provide HDMI differential inputs for data channel 0 (blue), data channel 1 (green) and data channel 2 (red). (Refer to **Figure 7** (**A**)).

#### • HDMI Link Clock Outputs (RCP and RCN)

These pins provide the HDMI differential clock inputs for HDMI corresponding to data on the RD [2:0] P and RD [2:0] N inputs (Refer to **Figure 7** ( $\mathbf{A}$ )).

#### • HPD (HDMI Hot Plug Detect)

This output pin connects to the +5V power through a  $1K\Omega$  resistor. Refer to **Figure 7** (**B**) for the design example.

# 2.6 Video Outputs

#### • VGA or RGB+CSYNC output

VGA standard output signal level of Hsync and Vsync is more than 2.4V. CH7106B Hsync and Vsync output signal level is +3.3V. Customer can use 74ACT08 (AND GATE) to pull high this signal level to 5V(recommend to add the diode). It is recommended but not necessary. (Refer to **Figure 8**)

In RGB+Csync output format, the Csync high level is +3.3V. Csync pin is a COMS push-pull output pin, customer can use other circuit to change is high level to 0.7V or other voltage level according to different Receivers. (Refer to **Figure 8**)



Figure 8: CH7106B VGA or RGB+CSYNC output

# • CVBS (SDTV) output

Three on-chip 9-bit high speed DACs provide CVBS and S-Video (SDTV) output. If the DACs require a double termination, A 75  $\Omega$  resistor should be placed between each DAC pin and the ground as shown in **Figure 9.** (Refer to **Figure 9**)



Figure 9: CH7106B CVBS and S-Video (SDTV) output

# • DAC0~2 HDTV (YPbPr) output

Three on-chip 9-bit high speed DACs provide YPbPr (HDTV) output. If the DACs require a double termination, A 75  $\Omega$  resistor should be placed between each DAC pin and the ground as shown in **Figure 10**. (Refer to **Figure 10**)



Figure 10: CH7106B YPbPr (HDTV) output

# 2.7 Audio Output

#### • IIS

IIS audio output can be configured through programming CH7106B registers. (Refer to Figure 11)

#### • SPDIF

For SPDIF output, CH7106B supports audio sample frequencies from 32Khz to 192kHz. (Refer to Figure 11)



Figure 11: CH7106B IIS or SPDIF Output Pins

# 3.0 REFERENCE DESIGN EXAMPLE

The figures below are the reference schematic of CH7106B, which is provided here for design reference only. Please contact Chrontel Applications group for further support. **Table 3** provides the BOM list for the reference schematic.





# 3.2 Reference Board Preliminary BOM

Table 3: CH7106B Reference Design BOM List

| Item | Quantity | Reference                                               | Part         |
|------|----------|---------------------------------------------------------|--------------|
| 1    | 2        | C1, C12                                                 | 4.7 μF       |
| 2    | 6        | C2, C14, C35, C36, C56, C57                             | 22pF         |
| 3    | 11       | C3, C6, C8, C9, C13, C15, C18, C21, C24, C25, C27       | 10μF         |
| 4    | 2        | C20, C22                                                | 47μF         |
| 5    | 12       | C4, C5, C7, C10, C11, C16, C17, C19, C23, C26, C39, C42 | 0.1μF        |
| 6    | 8        | C40, C41, C52, C53, C54, C55, C58, C59                  | 10pF         |
| 7    | 3        | C28, C31, C34                                           | 33pF         |
| 8    | 6        | C29, C32, C37, C45, C48, C50                            | 100pF        |
| 9    | 3        | C30, C33, C38                                           | 270pF        |
| 10   | 3        | C43, C46, C49                                           | 1pF          |
| 11   | 3        | C44, C47, C51                                           | 27pF         |
| 12   | 1        | D1                                                      | SM5817       |
| 13   | 13       | D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14 | AZ5125-01H   |
| 14   | 7        | JP1, JP2, JP3, JP4, JP6, JP7, JP8                       | HEADER 3     |
| 15   | 1        | JP5                                                     | Header 4     |
| 16   | 1        | J2                                                      | HDMI_A       |
| 17   | 1        | J1                                                      | РJ           |
| 18   | 7        | JP9, JP10, JP11, CN1, CN2, CN3, CN5                     | JACK-RCA-2P  |
| 19   | 1        | CN4                                                     | CONN4-MINI-A |
| 20   | 5        | L1, L2, L4, L6, L7                                      | 47Ω_100MHz   |
| 21   | 3        | L14, L15, L16                                           | 39nH         |
| 22   | 2        | L3, L5                                                  | 2.2μΗ        |
| 23   | 3        | L8, L9, L10                                             | 1.8μΗ        |
| 24   | 3        | L11, L12, L13                                           | 0.33μΗ       |
| 25   | 1        | P1                                                      | VGA          |
| 26   | 1        | R1                                                      | 453KΩ 1%     |
| 27   | 3        | R2, R3, R4                                              | 100ΚΩ 1%     |
| 28   | 3        | R7, R11, R14                                            | 75Ω          |
| 29   | 1        | R8                                                      | 1ΚΩ          |
| 30   | 2        | R9, R10                                                 | 47ΚΩ         |
| 31   | 6        | R15, R18, R20, R21, R22, R24                            | 10ΚΩ         |
| 32   | 2        | R16, R17                                                | 6.8ΚΩ        |
| 33   | 1        | R19                                                     | 10ΚΩ 1%      |
| 34   | 2        | R5, R6                                                  | 7.5ΚΩ        |
| 35   | 1        | R23                                                     | 1ΜΩ          |
| 36   | 2        | R25, R26                                                | 33Ω          |
| 37   | 2        | R12, R13                                                | 1.8ΚΩ        |
| 38   | 1        | SW                                                      | SW-280       |
| 39   | 1        | Y1                                                      | 27MHz        |
| 40   | 1        | UI                                                      | AT7109       |

| 41 | 2 | U3, U5 | AT1140  |
|----|---|--------|---------|
| 42 | 1 | U4     | CH7106B |
| 43 | 1 | U2     | CS4344  |
| 44 | 1 | U6     | 24C04   |

# 4.0 REVISION HISTORY

| Rev. # | Date       | Section | Description     |
|--------|------------|---------|-----------------|
| 0.1    | 03/09/2016 | All     | Initial release |

# **Disclaimer**

This document provides technical information for the user. Chrontel reserves the right to make changes at any time without notice to improve and supply the best possible product and is not responsible and does not assume any liability for misapplication or use outside the limits specified in this document. We provide no warranty for the use of our products and assume no liability for errors contained in this document. The customer should make sure that they have the most recent data sheet version. Customers should take appropriate action to ensure their use of the products does not infringe upon any patents. Chrontel, Inc. respects valid patent rights of third parties and does not infringe upon or assist others to infringe upon such rights.

Chrontel PRODUCTS ARE NOT AUTHORIZED FOR AND SHOULD NOT BE USED WITHIN LIFE SUPPORT SYSTEMS OR NUCLEAR FACILITY APPLICATIONS WITHOUT THE SPECIFIC WRITTEN CONSENT OF Chrontel. Life support systems are those intended to support or sustain life and whose failure to perform when used as directed can reasonably expect to result in personal injury or death.

# **Chrontel**

# **Chrontel International Limited**

129 Front Street, 5th floor, Hamilton, Bermuda HM12

www.chrontel.com E-mail: sales@chrontel.com